Espressif Systems /ESP32-P4 /LP_ADC /INT_ENA_W1TS

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ENA_W1TS

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (COCPU_SARADC1_INT_ENA_W1TS)COCPU_SARADC1_INT_ENA_W1TS 0 (COCPU_SARADC2_INT_ENA_W1TS)COCPU_SARADC2_INT_ENA_W1TS 0 (COCPU_SARADC1_ERROR_INT_ENA_W1TS)COCPU_SARADC1_ERROR_INT_ENA_W1TS 0 (COCPU_SARADC2_ERROR_INT_ENA_W1TS)COCPU_SARADC2_ERROR_INT_ENA_W1TS 0 (COCPU_SARADC1_WAKE_INT_ENA_W1TS)COCPU_SARADC1_WAKE_INT_ENA_W1TS 0 (COCPU_SARADC2_WAKE_INT_ENA_W1TS)COCPU_SARADC2_WAKE_INT_ENA_W1TS

Description

Interrupt enable assert registers.

Fields

COCPU_SARADC1_INT_ENA_W1TS

ADC1 Conversion is done, write 1 to assert int enable.

COCPU_SARADC2_INT_ENA_W1TS

ADC2 Conversion is done, write 1 to assert int enable.

COCPU_SARADC1_ERROR_INT_ENA_W1TS

An errro occurs from ADC1, write 1 to assert int enable.

COCPU_SARADC2_ERROR_INT_ENA_W1TS

An errro occurs from ADC2, write 1 to assert int enable.

COCPU_SARADC1_WAKE_INT_ENA_W1TS

A wakeup event is triggered from ADC1, write 1 to assert int enable.

COCPU_SARADC2_WAKE_INT_ENA_W1TS

A wakeup event is triggered from ADC2, write 1 to assert int enable.

Links

() ()